# **UG-9664HDDAG01**

# Application note Evaluation Kit User Guide

# Futureway Technology Limited 香港辰阳技术有限公司

Tel:0755-88846216 88843896 Fax:0755-61624316

#### **EVK Schematic**

#### 8080并口方式连接图



#### 开关电路



#### Symbol define

**D0-D7**: These pins are 8-bit bi-directional data bus to be connected to the MCU's data bus.

**BS1,BS2**: These input pins are used to configure MCU interface selection by appropriate logic setting, which is described in the following table.

|     | 6800-parallel interface (8 bit) | 8080-parallel interface (8 bit) | Serial interface |
|-----|---------------------------------|---------------------------------|------------------|
| BS1 | 0                               | 1                               | 0                |
| BS2 | 1                               | 1                               | 0                |

Table 1 – MCU Interface Selection Setting

**E\_RD**: This pin is MCU interface input. When interfacing to a 6800-series microprocessor, this pin will be used as the Enable (E) signal. Read/write operation is initiated when this pin is pulled high and the chip is selected.

When connecting to an 8080-microprocessor, this pin receives the Read (RD#) signal. Data read operation is initiated when this pin is pulled low and the chip is selected. When serial interface is selected, this pin E(RD#) must be connected to VSS.

**RW\_WR**: This pin is MCU interface input. When interfacing to a 6800-series microprocessor, this pin will be used as Read/Write (R/W) selection input. Read mode will be carried out when this pin is pulled high and write mode when low.

When 8080 interface mode is selected, this pin will be the Write (WR#) input. Data write operation is initiated when this pin is pulled low and the chip is selected. When serial interface is selected, this pin RW\_WR must be connected to VSS.

**DC**: This pin is Data/Command control pin. When the pin is pulled high, the data at D7-D0 is treated as display data. When the pin is pulled low, the data at D7-D0 will be transferred to the command register. For detail relationship to MCU interface signals, please refer to the timing characteristics diagrams.

**RESET**: This pin is reset signal input. When the pin is low, initialization of the chip is executed.

**CS**: This pin is the chip select input. The chip is enabled for MCU communication only when CS is pulled low.

**VCC**: This is the most positive voltage supply pin of the chip.

**VDD**: Power Supply pin for logic operation of the driver.

**VDDIO**: Power supply for interface logic level. It should be match with the MCU interface voltage level. VDDIO must always be equal or lower than VDD.

## $(VDD - VSS = 2.4V \text{ to } 3.5V, VDDIO = 2.4V \text{ to } VDD, TA = -40 \text{ to } 85^{\circ}C)$

| Symbol             | Parameter                            | Min | Тур | Max | Unit |
|--------------------|--------------------------------------|-----|-----|-----|------|
| t <sub>oyole</sub> | Clock Cycle Time                     | 130 | -   | -   | ns   |
| tas                | Address Setup Time                   | 0   | -   | -   | ns   |
| tan                | Address Hold Time                    | 10  | -   | -   | ns   |
| tosw               | Write Data Setup Time                | 40  | -   |     | ns   |
| t <sub>DHW</sub>   | Write Data Hold Time                 | 10  | -   |     | ns   |
| tone               | Read Data Hold Time                  | 20  | -   |     | ns   |
| t <sub>oH</sub>    | Output Disable Time                  |     | -   | 70  | ns   |
| t <sub>ACC</sub>   | Access Time                          | -   | -   | 140 | ns   |
| PW <sub>cst</sub>  | Chip Select Low Pulse Width (read)   | 100 | -   | -   | ns   |
|                    | Chip Select Low Pulse Width (write)  | 60  |     |     |      |
| PW <sub>CSH</sub>  | Chip Select High Pulse Width (read)  | 60  | -   | -   | ns   |
|                    | Chip Select High Pulse Width (write) | 60  |     |     |      |
| t <sub>R</sub>     | Rise Time                            | -   | -   | 15  | ns   |
| t <sub>F</sub>     | Fall Time                            | -   | -   | 15  | ns   |

**Table 3 8080-Series MPU Parallel Interface Timing Characteristics** 



Figure 2 8080-series MPU parallel interface characteristics

### Module power on sequence

#### Power down and Power up Sequence

To protect OLED panel and extend the panel life time, the driver IC power up/down routine should include a delay period between high voltage and low voltage power sources during turn on/off. Such that panel has enough time to charge up or discharge before/after operation.



- 2. Send Display off command
- 3. Driver IC Initial Setting
- 4. Clear Screen
- 5. Power up  $V_{DDH}$
- 6. Delay 100ms (when V<sub>DD</sub> is stable)
- 7. Send Display on command



- 1. Send Display off command
- 2. Power down  $V_{\text{DDH}}$
- Delay 100ms
   (when V<sub>DDH</sub> is reach 0 and panel is completely discharges)
- 4. Power down V<sub>DD</sub>





# How to use UG-9664HDDAG01 module

